

# Testing SYNCE with Xena test modules



### **APPLICATION NOTE**

How to use Teledyne LeCroy Xena's Advanced Timing test modules to demonstrate network synchronization, and to perform go/no-go testing of SyncE networks.



As carriers continue to adopt carrier Ethernet, new standards such as Synchronous Ethernet (SyncE) have been developed to enable high accuracy time synchronization of network devices and networks. The features of Teledyne LeCroy Xena's Advanced Timing test modules (10 Gbps Odin-10G-1S-2P-T and 1 Gbps Odin-1G-3S-2P-T\*) can be used to demonstrate network synchronization, and to perform go/no-go testing of SyncE networks.

#### Proving performance of SyncE Devices and Networks

As carriers continue to adopt carrier Ethernet, new standards such as Synchronous Ethernet (SyncE) have been developed to enable high accuracy time synchronization of network devices and networks. Without synchronization, Ethernet networks cannot deliver services that require high accuracy synchronization, such as mobile backhaul networks, where SyncE can be used to synchronize network devices between the cell site and switching office.

The features of Teledyne LeCroy Xena's Advanced Timing test modules, the 1 Gbps Odin-1G-3S-2P-T\* and the 10 Gbps Odin-10G-1S-2P-T, can be used to demonstrate network synchronization, and to perform go/no-go testing of SyncE networks. The audience for this application note is

- Network Equipment Manufacturers designing network elements supporting SyncE, for their customer training and proof of concept product demonstration.
- Carriers deploying Ethernet backhaul services, for operational personnel who verify network synchronization and for turn-up fault analysis.

With these Teledyne LeCroy Xena test modules, engineers can test SyncE using external and received clock source references, and measure the offset between the received frequency from the SyncE network under test and the external clock source reference, to verify proper frequency propagation throughout the SyncE network.

The Teledyne LeCroy Xena test modules provides a SMA input for an external clock reference, and provides the received Ethernet frequency via an SMA output connector. The test bed requires a 3<sup>rd</sup> party network time analyzer instrument for generating MTIE/TDEV graphs for frequency checking of Wander and Jitter of the SyncE network to the G.8262 standard.

The Teledyne LeCroy Xena test module performs MEF 10 Frame Delay Variation (FDV) measurements for analyzing Ethernet/IP jitter performance of the SyncE networks, and one-way or round-trip Ethernet/IP delay measurements. With the comprehensive Ethernet/IP traffic generation capabilities of the Teledyne LeCroy Xena test module, the user can also demonstrate that the accuracy of the time synchronization is independent of the Ethernet/IP traffic loading of the SyncE network.

#### Test bed

The test bed includes the following instruments and equipment:

- Clock reference generator (2.048MHz or 10MHz).
- Network time analyzer for MTIE/TDEV and frequency measurements.

## **Testing SyncE**



- Teledyne LeCroy Xena test module Odin-1G-3S-2P-T\* (1 Gbps) or Odin-10G-1S-2P-T (10 Gbps).
- The SyncE device(s) or network under test.

The front panel of the Teledyne LeCroy Xena test modules Odin-1G-3S-2P-T\* and Odin-10G-1S-2P-T provides the following interfaces:



Figure 1 Odin-1G-3S-2P-T and Odin-10G-1S-2P-T test modules

| Test<br>Interface | Module | Description                                                                                                                                                                                                                                       |
|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMA input         |        | 10.0 MHz or 2.048 MHz Tx line rate reference clock SMA input (drift/wander is passed from the SMA input to Tx line rate). 250mV-2.5V, loaded 50 ohm                                                                                               |
| SMA output        |        | Selectable as either Tx Line Rate Reference (10 MHz, 2.048 MHz, or 156.25 MHz), a trigger output indicating Ethernet start of frame, slave mode pass-<br>through (SMA output = SMA input), or as the Recovered Rx clock(s). 700mV, loaded 50 ohm. |
| SFP cages         |        | Odin-1G-3S-2P-T*: accepts 1000BASE-X optical 1 Gbps Ethernet transceivers.                                                                                                                                                                        |
|                   |        | Odin-10G-1S-2P-T: accepts SFP+ SR/LR/ER optical 10 Gbps Ethernet transceivers.                                                                                                                                                                    |

The generic test bed setup is shown below in Figure 2. The red line represents frequency information, the dashed blue ones represent packet data.

## **Testing SyncE**





Figure 2 Test bed (generic)

The Teledyne LeCroy Xena test module receives its reference clock from the Primary Reference Clock (PRC) generator via the SMA input, and sends Ethernet/IP traffic into the SyncE network. At the receiving end (output of the SyncE network), the Teledyne LeCroy Xena card recovers the received line clock from Port 0, and makes it available on its SMA output, which is fed into the network timing analyzer.

The network time analyzer performs frequency and MTIE/TDEV measurements, comparing the reference clock with the extracted clock and these results and graphs can then be used to document that the PRC clock is synchronously transferred across the SyncE network under test.

The technique used to compare the received output clock from the SyncE network to the Primary Reference Clock (PRC) is called Time Interval Error (TIE). The TIE measurements are the basis for the calculations of the Maximum Time Interval Error (MTIE) and Time Deviation (TDEV), which are industry-standard synchronization metrics.

MTIE is the maximum time interval error (peak-to-peak) of the clock signal under test that occurs within a specified period of time compared to a PRC. MTIE is used for detecting important and very common clock signal frequency offsets. TDEV is a statistical value calculated from the measured TIE samples. Complementary to MTIE, it provides information about the frequency drift rate or the oscillator noise.

An example test bed is shown below in Figure 3, where the Network Time Analyzer is Timespy instrument (<u>http://www.timefreq.com/page5652/Timespy.aspx</u>), and the SyncE network under test is a wireless network.

The Timespy can provide the PRC and also generate MTIE/TDEV graphs comparing the PRC with the received output clock from the synchronous wireless network. The output from the rear of the Timespy is a 10MHz PRC, and the input on the front of the Timespy is connected to the received clock frequency.



The XenaManager GUI is used to generate different Ethernet/IP traffic load patterns, and performing MEF 10 Frame Delay variation (FDV) and Latency measurements across the SyncE network.



Figure 3 Example Testbed for wireless network

#### How to setup the Teledyne LeCroy Xena Test Module

The timing features of the Odin-1G-3S-2P-T\* and Odin-10G-1S-2P-T test modules are selected on the test module properties tab in the XenaManager GUI application:

- 1) Select the SMA input as a 10MHz reference clock signal.
- 2) Select the SMA output as the recovered clock from port 1.
- 3) Select the Tx clock source as the SMA input.
- 4) Select the Tx and SMA output clock filter to the maximum value (7019 Hz), to pass jitter/wander transparent from the SMA input to port 0 and 1 transmit data.

\*These modules are available on request

| Module latency reference: Local chassis time   Module local clock adjustment:   ppm |                                                                   |  |
|-------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|
| SMA input function:<br>SMA output function:                                         | TX clock reference 10.0 MHz<br>Port 1 RX clock (nominal 10.0 MHz) |  |
| TX clock source:<br>TX and SMA clock filter:                                        | SMA input  BW = 7019 Hz                                           |  |

Figure 4 Test module settings in XenaManager

PAGE 5 For further information please visit <u>http://www.xenanetworks.com</u>